## Digital Design and Computer Organization Laboratory UE19CS206

## 3<sup>rd</sup> Semester, Academic Year 2020-21

Date: 21/9/2020

Name : SRN : Section : H

Experiment Number: 4 Week # : 5

**Title of the Program: REGISTER FILE** 

## Code:

```
// Write code for modules you need here
module reg unit (input wire clk, reset, load, input wire [0:15] in, output wire [0:15] out);
  dfrl dfr circuit a(clk,reset,load,in[0],out[0]);
  dfrl dfr_circuit_b(clk,reset,load,in[1],out[1]);
  dfrl dfr circuit c(clk,reset,load,in[2],out[2]);
  dfrl dfr_circuit_d(clk,reset,load,in[3],out[3]);
  dfrl dfr_circuit_e(clk,reset,load,in[4],out[4]);
  dfrl dfr_circuit_f(clk,reset,load,in[5],out[5]);
  dfrl dfr_circuit_g(clk,reset,load,in[6],out[6]);
  dfrl dfr_circuit_h(clk,reset,load,in[7],out[7]);
  dfrl dfr_circuit_i(clk,reset,load,in[8],out[8]);
  dfrl dfr_circuit_j(clk,reset,load,in[9],out[9]);
  dfrl dfr circuit k(clk,reset,load,in[10],out[10]);
  dfrl dfr_circuit_l(clk,reset,load,in[11],out[11]);
  dfrl dfr_circuit_m(clk,reset,load,in[12],out[12]);
  dfrl dfr_circuit_n(clk,reset,load,in[13],out[13]);
  dfrl dfr_circuit_o(clk,reset,load,in[14],out[14]);
  dfrl dfr circuit p(clk,reset,load,in[15],out[15]);
```

```
module mux8 16( input wire [0:15] i0,i1,i2,i3,i4,i5,i6,i7,input wire [2:0] j,output wire [0:15] d o);
mux8 mux8_a({i0[0],i1[0],i2[0],i3[0],i4[0],i5[0],i6[0],i7[0]},i[0],i[1],i[2],d_o[0]);
mux8 mux8_b({i0[1],i1[1],i2[1],i3[1],i4[1],i5[1],i6[1],i7[1]},j[0],j[1],j[2],d_o[1]);
mux8 mux8_c({i0[2],i1[2],i2[2],i3[2],i4[2],i5[2],i6[2],i7[2]},j[0],j[1],j[2],d_o[2]);
mux8 mux8_d({i0[3],i1[3],i2[3],i3[3],i4[3],i5[3],i6[3],i7[3]},j[0],j[1],j[2],d_o[3]);
mux8 mux8_e({i0[4],i1[4],i2[4],i3[4],i4[4],i5[4],i6[4],i7[4]},j[0],j[1],j[2],d_o[4]);
mux8 mux8_f({i0[5],i1[5],i2[5],i3[5],i4[5],i5[5],i6[5],i7[5]},i[0],i[1],i[2],d_o[5]);
mux8 mux8_g({i0[6],i1[6],i2[6],i3[6],i4[6],i5[6],i6[6],i7[6]},j[0],j[1],j[2],d_o[6]);
mux8 mux8_h({i0[7],i1[7],i2[7],i3[7],i4[7],i5[7],i6[7],i7[7]},j[0],j[1],j[2],d_o[7]);
mux8 mux8_i({i0[8],i1[8],i2[8],i3[8],i4[8],i5[8],i6[8],i7[8]},j[0],j[1],j[2],d_o[8]);
mux8 mux8_i({i0[9],i1[9],i2[9],i3[9],i4[9],i5[9],i6[9],i7[9]},i[0],i[1],i[2],d_o[9]);
mux8 mux8_k({i0[10],i1[10],i2[10],i3[10],i4[10],i5[10],i6[10],i7[10]},i[0],i[1],i[2],d_o[10]);
mux8 mux8_I({i0[11],i1[11],i2[11],i3[11],i4[11],i5[11],i6[11],i7[11]},i[0],j[1],j[2],d_o[11]);
mux8 mux8_m({i0[12],i1[12],i2[12],i3[12],i4[12],i5[12],i6[12],i7[12]},j[0],j[1],j[2],d_o[12]);
mux8 mux8_n({i0[13],i1[13],i2[13],i3[13],i4[13],i5[13],i6[13],i7[13]},j[0],j[1],j[2],d_o[13]);
mux8 mux8_o({i0[14],i1[14],i2[14],i3[14],i4[14],i5[14],i6[14],i7[14]},j[0],j[1],j[2],d_o[14]);
mux8 mux8_p({i0[15],i1[15],i2[15],i3[15],i4[15],i5[15],i6[15],i7[15]},i[0],i[1],i[2],d_o[15]);
endmodule
module reg_file (input wire clk, reset, wr, input wire [2:0] rd_addr_a, rd_addr_b, wr_addr, input wire [15:0] d_in,
output wire [15:0] d_out_a, d_out_b);
// Declare wires here
wire [0:7] loadWires:
wire [0:15] d o0.d o1.d o2.d o3.d o4.d o5.d o6.d o7:
// Instantiate modules here
reg unit reg circuit a(clk,reset,loadWires[0],d in,d o0);
reg unit reg circuit b(clk,reset,loadWires[1],d in,d o1);
reg unit reg circuit c(clk,reset,loadWires[2],d in,d o2);
reg unit reg circuit d(clk,reset,loadWires[3],d in,d o3);
reg unit reg circuit e(clk,reset,loadWires[4],d in,d o4);
reg_unit reg_circuit_f(clk,reset,loadWires[5],d_in,d_o5);
reg_unit reg_circuit_g(clk,reset,loadWires[6],d_in,d_o6);
reg_unit reg_circuit_h(clk,reset,loadWires[7],d_in,d_o7);
demux8 d(wr,wr addr[2],wr addr[1],wr addr[0],loadWires);
mux8_16 mux8_16_a(d_o0,d_o1,d_o2,d_o3,d_o4,d_o5,d_o6,d_o7,rd_addr_a,d_out_a);
mux8_16 mux8_16_b(d_o0,d_o1,d_o2,d_o3,d_o4,d_o5,d_o6,d_o7,rd_addr_b,d_out_b);
endmodule
```

## **Output waveform**

